# A Fast Integral Image Computing Hardware Architecture With High Power and Area Efficiency

Peng Ouyang, Shouyi Yin, Yuchi Zhang, Leibo Liu, and Shaojun Wei

Abstract—Integral image computing is an important part of many vision applications and is characterized by intensive computation and frequent memory accessing. This brief proposes an approach for fast integral image computing with high area and power efficiency. For the data flow of the integral image computation a dual-direction data-oriented integral image computing mechanism is proposed to improve the processing efficiency, and then a pipelined parallel architecture is designed to support this mechanism. The parallelism and time complexity of the approach are analyzed and the hardware implementation cost of the proposed architecture is also presented. Compared with the state-of-the-art methods this architecture achieves the highest processing speed with comparatively low logic resources and power consumption.

Index Terms—Integral image, parallel processing, pipelined architecture.

## I. INTRODUCTION

NTEGRAL image computing is a very important and convenient method to accelerate the feature computation in the vision algorithms. It can be used to compute the Haar-like feature in the Adaptive Boosting (AdaBoost)-based face detection [1], [2], speech detection, and human activity recognition [3], and can also be used to compute the Speeded Up Robust Features in the corresponding detection occasions [4]. Although the integral image is an effective way to quickly compute the features, the computing of integral image is computation and memory accessing intensive, and usually accounts for large parts of the total execution time.

In embedded vision applications such as object detection in automotive systems, biomedical systems, and some portable systems, real-time processing is required within a limited power budget and hardware implementation size. Since specialized hardware consumes less power and can be built into small systems, it is more suitable for embedded applications. Thus, the implementation of fast integral image computing on specialized hardware is of vital practical significance. Some different approaches have been proposed in related works to improve integral image computing efficiency, such as the Kyrkou's and Hiromoto's methods [5] and [6]. However, the existing

Manuscript received April 11, 2014; revised July 7, 2014; accepted September 27, 2014. Date of publication October 13, 2014; date of current version January 1, 2015. This work was supported in part by the China Major S&T Project under Grant 2013ZX01033001-001-003, by the International S&T Cooperation Project of China under Grant 2012DFA11170, by the Tsinghua Indigenous Research Project under Grant 20111080997, and by the National Natural Science Foundation of China under Grant 61274131. This brief was recommended by Associate Editor S. Hu.

The authors are with Institute of Microelectronics, Tsinghua University, Beijing 100084, China (e-mail: yinsy@tsinghua.edu.cn).

Color versions of one or more of the figures in this brief are available online at http://ieeexplore.ieee.org.

Digital Object Identifier 10.1109/TCSII.2014.2362651



Fig. 1. Integral image computation. (a) Integral image definition. (b) A property of integral image. (c) Pseudo-code of integral image computing code.

approaches have some drawbacks since the parallelism of the integral image computing is not fully exploited during computation. A faster speed of computation could be achieved with comparatively low power and in a small area by fully exploiting the parallelism in the computation.

In this brief, we propose a dual-direction data-oriented integral image computing method to exploit the parallelism, and we design a parallel hardware architecture based on the proposed method. To evaluate the proposed architecture, we implement the integral image computing methods in [5] and [6] on hardware for comparison. The performance metrics, including speed, area, and power, are evaluated to show the efficiency of the architecture.

## II. INTEGRAL IMAGE COMPUTATION

Integral image, which is known as the summed area table, is a data structure that can quickly and efficiently compute the sum of values in a rectangular subset of a grid [7]. The integral image value I(x,y) at location (x,y), which is defined in following, is equal to the sum of the intensity of all pixels above and to the left of location (x,y) in the original image p(x,y), as shown in Fig. 1(a):

$$I(x,y) = \sum_{x' \le x} \sum_{y' \le y} p(x', y').$$
 (1)

Given an  $m \times n$  image, the integral image value I(x,y) can be computed according to the pseudocode shown in Fig. 1(c), where I(x,y) depends on I(x-1,y), I(x,y-1), and I(x-1,y-1). The integral image has a property that we can make use of in hardware design [see Fig. 1(b)]. The integral image value at  $(x_0,y_0)$  is the sum of the intensity of all the pixels in area A plus the sum of intensity of pixels in area B, which is shown in (2). Since the first term on the right part of (2) is the



Fig. 2. Affine transformation of the nested loop for integral image computing. (a) Dependency graph of original loop. (b) Dependency graph of transformed



Fig. 3. Proposed computing method to exploit the parallelism. (a) Proposed method. (b) Pipeline processing.

value of the integral image at the point  $(x_1, y_0)$ , we can obtain

$$I(x_0, y_0) = \sum_{x' \le x_1} \sum_{y' \le y_0} p(x', y') + \sum_{x_1 \le x' \le x_0} \sum_{y' \le y_0} p(x', y') \quad (2)$$

$$I(x_0, y_0) = \sum_{x' \le x_1} \sum_{y' \le y_0} p(x', y') + \sum_{x_1 \le x' \le x_0} \sum_{y' \le y_0} p(x', y')$$
(2)  
$$I(x_0, y_0) = I(x_1, y_0) + \sum_{x_1 \le x' \le x_0} \sum_{y' \le y_0} p(x', y').$$
(3)

Hence, when the integral image of A is computed, if we want to compute the integral image values in B, we can regard B as an independent image and compute its integral image; then, we add each row of integral values with the rightmost value at the same row in the integral image of A. Therefore, we only need to know the value of the rightmost column in the integral image of A to compute the integral image value of B.

# III. PROPOSED METHOD

In order to exploit the parallelism for hardware design, we need to analyze the data dependence of integral image computing. The loop dependence graph of Fig. 1(c) is shown in Fig. 2(a). Each iteration I(x,y) = p(x,y) + I(x-1,y) +I(x,y-1) - I(x-1,y-1) is represented by one small circle, and it depends on the prior iterations. For example, the iteration I(x,y) depends on the iterations I(x,y-1), I(x-1)1, y - 1), and I(x - 1, y). To achieve the maximal parallelism, we use affine loop transformation to transform the original loop to a new form, which is shown in Fig. 2(b), and we can find that the maximal parallelism is m as the iterations in the red circle have no dependence between each other and can be processed in parallel.

Hence, we propose a dual-direction (row direction and column direction) data-oriented method to exploit this parallelism. As shown in Fig. 3(a), we use a  $4 \times 4$  image to illustrate



Fig. 4. Two reference integral computing schemes.

this method. Only six steps are used to compute the integral image. According to this method, for an  $m \times n$  image, we need n-1 row operations and m-1 column operations to compute its integral image; thus, m + n - 2 steps in total are needed, and the time complexity is O(m+n), which is much lower than the time complexity of the conventional full accumulation algorithm (O(mn)). In Fig. 4, we adopt two related methods for comparison. The reference scheme a denote Hiromoto's integral image computing method in [6], and the reference scheme b denotes Kyrkou's integral image computing method in [5]. Hiromoto's method is similar with the full accumulation algorithm and needs 16 steps with time complexity of O(mn). In Kyrkou's method, the operations include adding the incoming pixels into the stored sum, propagating the incoming pixel to the next column, and shifting and adding the stored value in the vertical dimensions. It needs ten steps with time complexity of O(2m+n). Our method shows the obvious advantage over these two methods. Further, to fully exploit the parallelism, a pipelined structure can be designed as shown in Fig. 3(b), where the image is accessed row by row, reducing further time complexity to O(n). This reduction is done by adding the incoming row of pixels to update the current row of pixels in each cycle, and column operations can be achieved using cascaded row registers and adders between them. By means of pipeline processing, the parallelism of m shown in Fig. 2(b) can be achieved by an  $m \times m$  processing structure. For example, as shown in Fig. 3(b), four integral image data in the diagonal region are computed in parallel by a  $4 \times 4$  computing structure. The detailed hardware architecture based on this design concept is illustrated in Section IV.

For images of large size, we could not access a whole row simultaneously as the output data width of memory that stores image pixels is limited. To solve this problem, we divide the image into several "strips." As shown in Fig. 5(a), we first compute the integral image of strip 1 and store the rightmost integral value of each row of strip 1. Then, we use the property mentioned in Section II to compute the integral image values in strip 2. Similarly, we store the rightmost integral value of each row of strip 2 and compute the integral image values in strip 3. We repeat the same operations for the rest strips. These strips are computed in a pipeline way, as shown in Fig. 5(b). For an  $m \times n$  image, if the width of each strip is w (Usually m could be exactly divided by w), it will take n steps to compute each strip, and there would be m/w strips. In addition, each strip is computed using a pipelined structure with cascaded row



Fig. 5. "Strips" mechanism for large image. (a) Image is divided into strips. (b) Strips are processed in pipeline way.



Fig. 6. System overview.

and column operations, which causes a delay of w steps in the cascaded structure to fill the pipeline. Thus, in total, it will take  $S_{\mathrm{num}}$  steps to compute the integral image.  $S_{\mathrm{num}}$  is defined as

$$S_{\text{num}} = w + m/w \times n. \tag{4}$$

By selecting an appropriate value of w, we can achieve the highest efficiency by trading off between speed, area, and power dissipation.

## IV. HARDWARE ARCHITECTURE

As shown in Fig. 6, our proposed architecture mainly consists of a control unit (CU), a calculation unit (CALU), and a first-in–first-out structure (FIFO). The pixel values of the original image are read from the original image memory(OIM). Then, the integral image is calculated by the CALU. Because the parallelism and processing speed of the CALU is high but the interface width of the integral image memory (IIM) and the speed of writing IIM are limited, an asynchronous FIFO structure is used to buffer the output data of CALU. The FIFO structure will feed back whether it is nearly full or not. The clock of the CALU will be disabled by the CU and will be enabled again when the FIFO structure becomes empty to avoid data overflow.

As the whole calculation process needs to access pixels row by row in each "strip" and "strip" by "strip" (See Fig. 5), we use a unique memory structure to store the image. Image is stored in a RAM device, whose interface width is the bit width of the row of a strip. Thus, a row of pixels of a strip could be accessed in one cycle where rows of the same "strip" are stored in continuous addresses and "strips" are stored one by one. As shown in Fig. 7, we use a  $9 \times 6$  gray image whose strip width is 3 as an example. CU accesses the image memory continuously from address 0x00 to 0x11 during its calculating



Fig. 7. Our unique memory accessing structure.



Fig. 8. Memory address generation for unique memory.



Fig. 9. CALU of  $w \times w$  structure (w = 4).

process by accessing one address in each cycle. According to the following, the address for unique memory is computed:

$$\begin{aligned} \text{OIM\_Waddr} &= \left[ (\text{count}\% m)/w \right] \\ &\quad \times nw + \text{count} \times w/m + \text{count}\% w \end{aligned} \tag{5}$$

where count denotes the number of input data,  $[(\text{count}\%m)/w] \times nw$  denotes the initial address for strip, count  $\times w/m$  denotes the initial address for the row in the strip, and count %w denotes the data address in the row of the strip. The corresponding architecture embedded in the CU is shown in Fig. 8. It generates OIM\_Waddr in one cycle and writes the image data into OIM through the interface OIM Wdata.

CALU is the core hardware to implement our algorithm. It consists of w cascaded row registers, and each row of registers contains w registers. We select w=4 in Fig. 9 for example. In each cycle, if the incoming row is the first row of a "strip," the first register updates its value to the incoming row of pixels. Otherwise, it will update its value to the sum of its current row



Fig. 10. Integral computation illustration.

of pixels and the incoming row. This selection is achieved by the bus multiplexer whose control signal "Select" is generated by CU. The sum of two rows is defined as a row, each of whose pixels is the sum of the two pixels at the same position of the two rows. In each cycle, the pixel in register k at column kwill be updated to the sum of pixel in register k-1 at column k-1 and column k in each cycle; meanwhile, other pixels will be updated to the pixel at the same column in the last registers (k = 2, 3, w). Then, all pixels add up the output of a shift register on the right, which stores the rightmost column of the last strip. The computed value from the last row is outputted as the computed integral image row. The rightmost integral value is loaded from IIM by CU, and their values are propagated by means of a delay line, which is consisted of cascade registers and will pass the data from high to low. The computation flow for the  $4 \times 4$  image shown in Fig. 3 is illustrated in Fig. 10. For the  $4 \times 4$  image, there is only one strip in Fig. 10, the integral value propagated in the registers of delay line is 0, and the whole integral computation is processed in a pipeline way, whereas the accumulation in column orientation is computed in parallel.

In this brief, the parallelism is defined as the number of integral image data that can be computed in parallel in one strip. As discussed in Section III, the maximal parallelism in one strip is the strip width w. As have been analyzed for Fig. 3(b), the designed CALU using the  $w \times w$  structure enables computing w integral image data in parallel. Taking the  $4 \times 4$  image as example, the CALU shown in Fig. 9 can compute four integral image data (marked by red rectangle), which is exactly maximum parallelism. As pixels in the integral image have higher data width than those in the original image, we give enough width for each pixel so that there is no overflow during the calculation. For an  $m \times n$  grayscale image, the maximum data width for one pixel required in its integral image is given in

$$D_{\text{max}} = [\log_2(m \times n \times 255)] + 1.$$
 (6)

For example, in a 640  $\times$  480 grayscale image, the maximum data width of a pixel in the integral image is  $D_{\rm max}=27.$  In this brief, considering to adapt to large resolution image, the data width of a pixel in integral image is 32, which supports maximal 4096  $\times$  2160 integral image computation.

# V. VERIFICATION

In this section, the proposed architecture is implemented on a field-programmable gate array (FPGA), and the functionality





Fig. 11. Left: a sample image. Right: the FPGA development board.

and system performance are evaluated. Details of our experiment are shown in the following.

# A. Experiments Set Up

We adopt 3000 sample images to evaluate the average performance of this brief. Theses images are from the CMU VASC image set, Yale face image set, and ORL image set. Multiple sizes of images (640  $\times$  480, 1280  $\times$  720, 1920  $\times$  1080, and 4096  $\times$  2160) are used in our experiment. The experimental platform is the Altera Cyclone IV FPGA, which has 114 480 logic elements (LEs), 3 981 312 on-chip memory bits and 532 embedded multipliers of 9-bit elements in total.

We reimplement Kyrkou's and Hiromoto's integral computing methods in [5] and [6] on FPGA for comparison. In the experiments, the clock frequency is set at 50 MHz. We measure the clock cycles during the execution process to calculate the computation speed. The area and power results are obtained from the synthesis reports. According to (4), the strip width w affects the processing speed. Moreover, it also affects the hardware resource in the CALU. The best strip width w for (4) to achieve the smallest  $S_{\text{num}}$  is  $\sqrt{mn}$ . For example, when m = 640 and n = 480, the best value w for  $S_{\text{num}}$  is 554, and the  $S_{\text{num}}$  is 1108. However, the number of hardware resource is proportional to  $w^2$ . For example, when w = 554, the hardware cost of the CALU and the FIFO structure is huge, including 308 024 registers, 1661 adders, and 17728 memory bits. Therefore, in practice, we use small w to balance the implementation cost and processing speed. In this brief, we test different w = 8, 16, 32, 64, 128, 256, 512 in experiments, and find that when w = 32, the architecture achieves the highest power efficiency and area efficiency (i.e., 1088 registers, 95 adders, and 1024 memory bits); meanwhile, the processing speed is also higher than state-of-the-art methods.

## B. Functionality Verification

In this brief, we adopt two methodologies to verify the correctness of the computed integral image data. First, we compare the integral image value of each image computed by our architecture with the theoretical results computed by OPENCV library. The comparison shows that the integral image data computed by our architecture are all correct. For example, one sample image and its integral image value (displayed by LEDs' reading) are shown in Fig. 11. Second, we verify the proposed architecture in a complete AdaBoost face detection system. If the AdaBoost face detection system with our architecture achieves the same face detection results as the reference systems, it proves that the integral image computed by our architecture is correct. We choose Kyrkou's method, Hiromoto's method (which are both implemented on FPGA), and OPENCV library (baseline scheme) as reference methods. All the integral image computed by these methods are output to the same AdaBoost-based detection module. Table I shows

TABLE I FUNCTIONALITY VERIFICATION

| Data | Performance | Kyrkou   | Hiromoto | Baseline | This     |
|------|-------------|----------|----------|----------|----------|
| set  | metric      | [5]      | [6]      | scheme   | work     |
| CMU  | DR          | 93.0%    | 93.0%    | 93.0%    | 93.0%    |
|      | FPR         | 0.00054  | 0.00054  | 0.00054  | 0.00054  |
| Yale | DR          | 94.1%    | 94.1%    | 94.1%    | 94.1%    |
|      | FPR         | 0.00061  | 0.00061  | 0.00061  | 0.00061  |
| ORL  | DR          | 94.8%    | 94.8%    | 94.8%    | 94.8%    |
|      | FPR         | 0. 00079 | 0. 00079 | 0. 00079 | 0. 00079 |

### TABLE II COMPUTATION SPEED

| Image size        | Kyrkou[5] | Hiromoto[6] | This work |
|-------------------|-----------|-------------|-----------|
| 640×480           | 1339 fps  | 163 fps     | 5191 fps  |
| $1280 \times 720$ | 446 fps   | 54 fps      | 1734 fps  |
| 1920×1080         | 198 fps   | 24 fps      | 771 fps   |
| 4096×2160         | 46 fps    | 6 fps       | 181 fps   |

TABLE III HARDWARE RESOURCES

|                        | Kyrkou[5] | Hiromoto[6] | This work |
|------------------------|-----------|-------------|-----------|
| Computation Unit#(LEs) | 2682      | 1316        | 2537      |
| Control Unit#(LEs)     | 542       | 213         | 921       |
| Total #(LEs)           | 3224      | 1529        | 3458      |

the testing results. When testing on the same set of images, the average detection rate (DR) and false positive rate (FPR) are the same, which means that the integral images computed by different schemes are the same. These results prove that our architecture achieves the correct integral image data. For different sets of images, DR and FPR are different due to the different image contents in different image sets.

# C. System Performance

The comparison results of processing speed on different sizes of images are listed in Table II. The area (number of LEs) of integral computing unit and CU are shown in Table III. In experiments, the memory including the input memory for original images and output memory for integral images are the same for Kyrkou's method [5], Hiromoto's method [6], and this brief. In addition, we present the synthesis power results of different sizes of images in Table IV. In this brief, for an  $m \times n$ image, the time complexity is O(n), whereas it is O(2m +n) in Kyrkou's method and O(mn) in Hiromoto's method. Meanwhile, the pipeline manner of cascade accumulation by row greatly improves the processing efficient. As shown in Table II, this brief achieves the highest speed for images with different sizes. Since we design the strip-based unique memory architecture in the CU and exploit high parallelism for the computing unit, the power and hardware cost per operation in integral image computing are largely reduced, although the total power and area cost are slightly higher than Kyrkou's method and Hiromoto's method as shown in Tables III and IV. The power efficiency (i.e., computation speed per unit power) and area efficiency (i.e., computation speed per unit area) is related to processing speed, power, and hardware resource. By choosing w = 32 in the CALU design, the power efficiency and area efficiency are also improved. This is because that our

TABLE IV POWER CONSUMPTION

| Image size        | Kyrkou[5] | Hiromoto[6] | This work |
|-------------------|-----------|-------------|-----------|
| 640×480           | 8.82 mW   | 2.53 mW     | 9.01 mW   |
| $1280 \times 720$ | 21.93 mW  | 8.13 mW     | 22.52 mW  |
| 1920×1080         | 47.62 mW  | 19.20 mW    | 54.6 mW   |
| 4096×2160         | 220.5 mW  | 96.1 mW     | 231.7 mW  |

TABLE V SPEED PER UNIT AREA

| Image size | Kyrkou[5]    | Hiromoto[6]   | This work    |
|------------|--------------|---------------|--------------|
| 640×480    | 0.415 fps/LE | 0.107 fps/LE  | 1.501 fps/LE |
| 1280×720   | 0.138 fps/LE | 0.035 fps/LE  | 0.501 fps/LE |
| 1920×1080  | 0.061 fps/LE | 0.016 fps/LE  | 0.223 fps/LE |
| 4096×2160  | 0.014 fps/LE | 0.0039 fps/LE | 0.052 fps/LE |

TABLE VI SPEED PER UNIT POWER

| Image size | Kyrkou[5]    | Hiromoto[6]            | This work    |
|------------|--------------|------------------------|--------------|
| 640×480    | 151.8 fps/mW | 64.4 fps/mW            | 576.1 fps/mW |
| 1280×720   | 20.3 fps/mW  | 6.6 fps/mW             | 77.0 fps/mW  |
| 1920×1080  | 4.15 fps/mW  | 1.25 fps/mW            | 14.12 fps/mW |
| 4096×2160  | 0.21 fps/mW  | $0.06~\mathrm{fps/mW}$ | 0.78  fps/mW |

parallel architecture improves the data reuse and reduces the memory access cost per operation, resulting in high power and area efficiency. As shown in Tables V and VI, our speed per unit area is  $3.61 \sim 3.66$  times higher than Kyrkou's and  $13.3 \sim 14.2$  times larger than Hiromoto's; our speed per unit power is  $3.74 \sim 3.79$  times higher than Kyrkou's and  $8.9 \sim 12.5$  times higher than Hiromoto's.

# VI. CONCLUSION

In this brief, we have proposed a fast integral image computing method and construct the parallel and pipelined architecture. Compared with state-of-the-art methods, the proposed architecture achieves fast computation speed with higher power and area efficiency. This architecture can be used in embedded systems for many applications that depends on integral image computing.

# REFERENCES

- R. Lienhart and J. Maydt, "An extended set of haar-like features for rapid object detection," in *Proc. Int. Conf. Image Process.*, 2002, vol. 1, pp. I-900–I-903.
- [2] R. Miyamoto et al., "Pedestrian recognition in far-infrared images by combining boosting-based detection and skeleton-based stochastic tracking," in Advances in Image and Video Technology. New York, NY, USA: Springer-Verlag, 2006, pp. 483–494.
- [3] Y. Hanai, Y. Hori, J. Nishimura, and T. Kuroda, "A versatile recognition processor employing haar-like feature and cascaded classifier," in *Proc. IEEE ISSCC*, 2009, pp. 148–149.
- [4] H. Bay, T. Tuytelaars, and L. Van Gool, "Surf: Speeded up robust features," in *Computer Vision-ECCV 2006*. New York, NY, USA: Springer-Verlag, 2006, pp. 404–417.
- [5] C. Kyrkou and T. Theocharides, "A flexible parallel hardware architecture for adaboost-based real-time object detection," *IEEE Trans. VLSI Syst.*, vol. 19, no. 6, pp. 1034–1047, May 2010.
- [6] M. Hiromoto, H. Sugano, and R. Miyamoto, "Partially parallel architecture for adaboost-based detection with haar-like features," *IEEE Trans. Circuits Syst. Video Technol.*, vol. 19, no. 1, pp. 41–52, Dec. 2009.
- [7] F. C. Crow, "Summed-area tables for texture mapping," ACM SIGGRAPH Comput. Graph., vol. 18, no. 3, pp. 207–212, Jul. 1984.